Enhancing Speedups for FPGA Accelerated SPICE through Frequency Scaling and Precision Reduction
Frequency scaling and precision reduction optimization of an FPGA accelerated SPICE circuit simulator can enhance performance by 1.5x while lowering implementation cost by 15 -- 20%. This is possible due the inherent fault tolerant capabilities of SPICE that can naturally drive simulator convergence...
Saved in:
Main Authors: | Lim, Hui Hui, Kapre, Nachiket |
---|---|
Other Authors: | School of Computer Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2015
|
Online Access: | https://hdl.handle.net/10356/81238 http://hdl.handle.net/10220/39166 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
SPICE2: Spatial Processors Interconnected for Concurrent Execution for Accelerating the SPICE Circuit Simulator Using an FPGA
by: Kapre, Nachiket, et al.
Published: (2015) -
VLIW-SCORE: Beyond C for sequential control of SPICE FPGA acceleration
by: Kapre, Nachiket, et al.
Published: (2015) -
Performance comparison of single-precision SPICE Model-Evaluation on FPGA, GPU, Cell, and multi-core processors
by: Kapre, Nachiket, et al.
Published: (2015) -
Exploiting input parameter uncertainty for reducing datapath precision of SPICE device models
by: Kapre, Nachiket
Published: (2013) -
Accelerating SPICE Model-Evaluation using FPGAs
by: Kapre, Nachiket, et al.
Published: (2015)