A dual-loop clock and data recovery circuit with compact quarter-rate CMOS linear phase detector
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-rate linear phase detector (PD). The proposed PD not only reduces the complexity of the circuit structure but also employs an UP pulse-widening technique to circumvent the problem of existing narrow U...
Saved in:
Main Authors: | Tan, Yung Sern, Yeo, Kiat Seng, Boon, Chirn Chye, Do, Manh Anh |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/95912 http://hdl.handle.net/10220/11325 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of a hysteresis frequency lock detector for dual-loops clock and data recovery circuit
by: Tan, Yung Sern, et al.
Published: (2013) -
Design of a high speed and power efficient quarter-rate clock and data recovery circuit
by: Tan, Yung Sern
Published: (2012) -
Design of phase detector for PLL based clock and data recovery circuits
by: Sawant Ketan Suresh.
Published: (2011) -
CMOS building blocks for 10+Gb/s clock data recovery circuit
by: Liu, Haiqi
Published: (2010) -
Compact switched-capacitor power detector with frequency compensation in 65-nm CMOS
by: Li, Chenyang, et al.
Published: (2020)