Fast simulation of hybrid CMOS and STT-MTJ circuits with identified internal state variables
Hybrid integration of CMOS and non-volatile memory (NVM) devices has become the technology foundation for emerging non-volatile memory based computing. The primary challenge to validate a hybrid system with both CMOS and non-volatile devices is to develop a SPICE-like simulator that can simulate the...
Saved in:
Main Authors: | Shang, Yang, Fei, Wei, Yu, Hao |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/98706 http://hdl.handle.net/10220/12534 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Non-volatile logic & memory based on STT-MTJ and SOT-MTJ devices
by: Loy, Desmond Jia Jun
Published: (2016) -
STT-RAM cache hierarchy with multiretention MTJ designs
by: Sun, Z., et al.
Published: (2016) -
A scaling roadmap and performance evaluation of in-plane and perpendicular MTJ based STT-MRAMs for high-density cache memory
by: Chun, Ki Chul, et al.
Published: (2013) -
SPICE simulator for hybrid CMOS memristor circuit and system
by: Wang, Yuhao, et al.
Published: (2013) -
Design exploration of hybrid CMOS and memristor circuit by new modified nodal analysis
by: Fei, Wei, et al.
Published: (2012)