High speed, low jitter CMOS analog PLL for clock recovery application
This thesis presents a CMOS PLL differential design techniques for whole PLL systems in order to reject supply-coupled noise. Apart from the supply coupled noise, there are other issues in the PLL systems such as closed loop bandwidth requirements, reduction of the VCO phase noise through appropriat...
Saved in:
Main Author: | Sudhaleswar Behera. |
---|---|
Other Authors: | Zhang, Yue Ping |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/3294 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Design of high-speed low-power clock and data recovery circuit
by: Alper, Cabuk
Published: (2008) -
Design of a high speed CMOS analog comparator
by: Chen, Qi.
Published: (2010) -
Low power CMOS clocked storage elements
by: Lakshman,Srivibhav
Published: (2020) -
CMOS building blocks for 10+Gb/s clock data recovery circuit
by: Liu, Haiqi
Published: (2010) -
Design of an ultra-low-voltage CMOS relaxation clock oscillator
by: Zhao, Bingbing
Published: (2023)