Power optimization in clock tree synthesis
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced technology nodes, clock trees have become a prominent source of dynamic power dissipation constituting of almost 15-21 % of the total power dissipation which is about 30-40 mW in the chip dependent on the...
Saved in:
Main Author: | Jagirdar Agathya |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/73133 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
SPECO : stochastic perturbation based clock tree optimization considering temperature uncertainty
by: Basir-Kazeruni, Sina, et al.
Published: (2014) -
Thermal-reliable 3D clock-tree synthesis considering nonlinear electrical-thermal-coupled TSV model
by: Shang, Yang, et al.
Published: (2013) -
Low power clock-gated CMOS circuits
by: Liu, Youyang.
Published: (2013) -
Low power CMOS clocked storage elements
by: Lakshman,Srivibhav
Published: (2020) -
A low-power single-phase clock multiband flexible divider
by: Manthena, Vamshi Krishna, et al.
Published: (2013)