Timing Fault Detection in FPGA-Based Circuits
The operation of FPGA systems, like most VLSI technology, is traditionally governed by static timing analysis, whereby safety margins for operating and manufacturing uncertainty are factored in at design-time. If we operate FPGA designs beyond these conservative margins we can obtain substantial ene...
Saved in:
Main Authors: | Stott, Edward, Levine, Joshua M., Kapre, Nachiket, Cheung, Peter Y. K. |
---|---|
Other Authors: | School of Computer Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2015
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/81248 http://hdl.handle.net/10220/39203 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Custom FPGA-based soft-processors for sparse graph acceleration
by: Kapre, Nachiket
Published: (2015) -
Breaking Sequential Dependencies in FPGA-Based Sparse LU Factorization
by: Siddhartha, et al.
Published: (2015) -
Heterogeneous dataflow architectures for FPGA-based sparse LU factorization
by: Siddhartha, et al.
Published: (2015) -
Fanout decomposition dataflow optimizations for FPGA-based Sparse LU factorization
by: Siddhartha, et al.
Published: (2015) -
Comparing soft and hard vector processing in FPGA-based embedded systems
by: Soh, Jun Jie, et al.
Published: (2015)