Transistor/gate level reliability modeling
The development of CMOS technology is a double-edged sword: for one thing, it provides faster,lowerpower-consuming,and smaller-size devices; for another,reliability issues such as Negative Bias Temperature Instability (NBTI) and Hot Carrier Injection (HCI) become severer, resulting in device/gate pe...
Saved in:
Main Author: | Liu, Xu |
---|---|
Other Authors: | Zhou Xing |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/82933 http://hdl.handle.net/10220/47536 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
High-κ/metal gate for advanced transistor applications
by: Duan, Tianli
Published: (2015) -
Design of insulated gate bipolar transistor using novel structure
by: Zhang, Guowei
Published: (2008) -
Analytical models for the electric potential, threshold voltage and drain current of long-channel junctionless double-gate transistors
by: Ding, Zhihao, et al.
Published: (2013) -
Complementary logic gate arrays based on carbon nanotube network transistors
by: Gao, Pingqi, et al.
Published: (2014) -
Gate dielectric surface modification in organic field-effect transistors
by: Feng, Chengang
Published: (2012)