Subthreshold analog/RF performance of underlap DG FETs with asymmetric source/drain extensions
DG FETs with underlap architectures exhibit better performance for logic applications owing to its improved immunity to short channel effects. In this work, we have analyzed the effect of symmetric and asymmetric source drain extensions in the underlap DG FETs for improved subthreshold analog and RF...
Saved in:
Main Authors: | Koley, Kalyan, Syamal, Binit, Kundu, Atanu, Mohankumar, N., Sarkar, C.K. |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/102463 http://hdl.handle.net/10220/11279 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Short-channel drain current model for asymmetric heavily / lightly doped DG MOSFETs
by: Dutta, Pradipta, et al.
Published: (2018) -
A New Threshold Voltage and Drain Current Model for Lightly/Heavily Doped Surrounding Gate MOSFETs
by: Dutta, Pradipta, et al.
Published: (2016) -
Analytical models for channel potential, drain current, and subthreshold swing of short-channel triple-gate FinFETs
by: Gu, Enyao, et al.
Published: (2016) -
Impact of Subthreshold Carrier Statistics on the Low-Frequency Noise in MOSFETs
by: Ajaykumar, Arjun, et al.
Published: (2018) -
TCAD simulation of tunnel FET devices
by: Ang, Ming Hao
Published: (2009)