A scaling roadmap and performance evaluation of in-plane and perpendicular MTJ based STT-MRAMs for high-density cache memory
This paper explores the scalability of in-plane and perpendicular MTJ based STT-MRAMs from 65 nm to 8 nm while taking into consideration realistic variability effects. We focus on the read and write performances of a STT-MRAM based cache rather than the obvious advantages such as the denser bit-cell...
Saved in:
Main Authors: | Chun, Ki Chul, Zhao, Hui, Harms, Jonathan D., Kim, Tony Tae-Hyoung, Wang, Jian-Ping, Kim, Chris H. |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/107155 http://hdl.handle.net/10220/18037 http://dx.doi.org/10.1109/JSSC.2012.2224256 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Complimentary Polarizers STT-MRAM (CPSTT) for On-Chip Caches
by: Fong, Xuanyao, et al.
Published: (2023) -
R-MRAM: A ROM-Embedded STT MRAM Cache
by: Lee, Dongsoo, et al.
Published: (2019) -
STT-RAM cache hierarchy with multiretention MTJ designs
by: Sun, Z., et al.
Published: (2016) -
Design of magnetic shielding structure for STT-MRAM with perpendicular magnetic anisotropy by 3D simulation
by: Pattabiraman Lakshmipathi Subash
Published: (2018) -
Complimentary Polarizers STT-MRAM (CPSTT) for On-Chip Caches
by: Fong, Xuanyao, et al.
Published: (2019)