Through silicon via fabrication with low-κ dielectric liner and its implications on parasitic capacitance and leakage current
Through silicon via (TSV) has emerged as an essential enabler for three-dimensional integrated circuit (3D IC). The basic TSV structure consisting of a via hole in the Si substrate filled with metal such as copper and lined with a dielectric liner, forms a metal–oxide–silicon (MOS) capacitor structu...
Saved in:
Main Authors: | Zhang, Lin, Lim, Dau Fatt, Li, Hong Yu, Gao, Shan, Tan, Chuan Seng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/96978 http://hdl.handle.net/10220/11653 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Integration of low-κ dielectric liner in through silicon via and thermomechanical stress relief
by: Ghosh, Kaushik, et al.
Published: (2013) -
Leakage current conduction mechanism of three-dimensional capacitors embedded in through-silicon vias
by: Lin, Ye, et al.
Published: (2020) -
Study of leakage current of High-K dielectrics
by: Yan, Lina
Published: (2009) -
Leakage current conduction mechanism in 3D capacitor embedded in Through-Silicon Via (TSV)
by: Lin, Ye, et al.
Published: (2020) -
Illumination Dependence of Reverse Leakage Current in Silicon Solar Cells
by: Clement, Carlos Enrico, et al.
Published: (2021)