Data path allocation with interconnection optimization in high-level synthesis
In this thesis, a layout area estimation model based on bit-sliced standard cell design style was established. In this model, the unit area is formulated as a function of the 2-input NAND gate equivalent, and the routing track requirement is estimated using a probabilistics model.
Saved in:
Main Author: | Zhu, Hongwei. |
---|---|
Other Authors: | Jong, Ching Chuen |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/4073 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Power optimization in data path allocation for high-level synthesis
by: Zheng, Yuhong.
Published: (2008) -
Development of a software program for module allocation and interconnection optimisation in high-level synthesis of VLSI systems
by: Goo, Chong Kiat.
Published: (2008) -
High level synthesis of VLSI systems for low power
by: Xing, Xianwu
Published: (2009) -
3D simulation-based research on the effect of interconnect structures on circuit reliability
by: He, Feifei, et al.
Published: (2015) -
Design of bridge interconnect converter for Micro-Power Park (MPP)
by: Lim, Ge Hao
Published: (2020)