Dielectric quality of 3D capacitor embedded in through-silicon via (TSV)
The concept of 3D capacitor embedded in TSV has been proposed recently to achieve ultrahigh capacitance density (up to 5,621.8 nF/mm2). This paper aims to investigate the effects of trench sidewall roughness and electrode deposition method on the dielectric quality of the 3D capacitor embedded in TS...
Saved in:
Main Authors: | Lin, Ye, Tan, Chuan Seng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/142081 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Leakage current conduction mechanism in 3D capacitor embedded in Through-Silicon Via (TSV)
by: Lin, Ye, et al.
Published: (2020) -
Electrical characteristics of three-dimensional metal-insulator-metal (3-D MIM) capacitor embedded in partially-filled Through-Silicon Via (TSV)
by: Lin, Ye, et al.
Published: (2020) -
RF characterization and design of multi-TSV with embedded capacitor
by: Panwar, Neeraj, et al.
Published: (2020) -
Architectures and EDA for 3D FPGAs
by: HOU JUNSONG
Published: (2014) -
TSV-integrated surface electrode ion trap for scalable quantum information processing
by: Zhao, Peng, et al.
Published: (2021)