Ceramic pin grid array with built-in interconnects to locate TSV integrated ion trap for wire bonding-free assembly
To alleviate the heat dissipation issue of through silicon via (TSV) integrated ion trap on glass interposer, a ceramic pin grid array (CPGA) with built-in redistribution layer (RDL) is demonstrated to locate the trap directly. This patterned RDL has internal connection to the backside CPGA pin, fac...
Saved in:
Main Authors: | Zhao, Peng, Li, Hong Yu, Lim, Yu Dian, Hu, Liangxing, Seit, Wen Wei, Guidoni, Luca, Tan, Chuan Seng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/166180 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
The integration of grounding plane into tsv integrated ion trap for efficient thermal management in large scale quantum computing device
by: Zhao, Peng, et al.
Published: (2023) -
Simplified Assembly of Through-Silicon-Via Integrated Ion Traps
by: Zhao, Peng, et al.
Published: (2023) -
Heating dissipation discussion of TSV-integrated ion trap with glass interposer
by: Zhao, Peng, et al.
Published: (2024) -
CMOS-fabricated ring surface ion trap with TSV integration
by: Zhao, Peng, et al.
Published: (2024) -
TSV-integrated surface electrode ion trap for scalable quantum information processing
by: Zhao, Peng, et al.
Published: (2021)