Dual nanowire silicon MOSFET with silicon bridge and TaN gate
This paper demonstrates a high performance silicon nanowire mosfet built on silicon-on-insulator (SOI) platform. Stress-limiting oxidation technique was exploited for dual nanowire channel formation. To further improve the performance of the device, TaN metal gate is used instead of the conventional...
Saved in:
Main Authors: | Theng, A. L., Goh, Wang Ling, Ng, C. M., Chan, L., Lo, Guo-Qiang |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/92303 http://hdl.handle.net/10220/6263 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Compact modeling of gate-all-around silicon nanowire MOSFETs
by: Lin Shihuan
Published: (2012) -
Structure effects in the gate-all-around silicon nanowire MOSFETs
by: Liang, G.
Published: (2014) -
CMOS compatible Ge/Si core/shell nanowire gate-all-around pMOSFET integrated with HfO2/TaN gate stack
by: Peng, J.W., et al.
Published: (2014) -
Schottky barrier engineering on dopant-segregated schottky silicon nanowire MOSFETs
by: Chin, Yoke King
Published: (2013) -
Gate-all-around silicon nanowire FET modeling
by: Chen, Xiangchen
Published: (2014)