Mechanism of positive-bias temperature instability in sub-1-nm TaN/HfN/HfO2 gate stack with low preexisting traps
10.1109/LED.2005.853683
Saved in:
Main Authors: | Sa, N., Kang, J.F., Yang, H., Liu, X.Y., He, Y.D., Han, R.Q., Ren, C., Yu, H.Y., Chan, D.S.H., Kwong, D.-L. |
---|---|
Other Authors: | ELECTRICAL & COMPUTER ENGINEERING |
Format: | Article |
Published: |
2014
|
Subjects: | |
Online Access: | http://scholarbank.nus.edu.sg/handle/10635/82674 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | National University of Singapore |
Similar Items
-
Robust High-Quality HfN-HfO 2 Gate Stack for Advanced MOS Device Applications
by: Yu, H.Y., et al.
Published: (2014) -
Characteristics of self-aligned gate-first Ge p- and n-channel MOSFETs using CVD HfO2 gate dielectric and Si surface passivation
by: Wu, N., et al.
Published: (2014) -
A comparative study of HfTaON/SiO2 and HfON/SiO2 gate stacks with TaN metal gate for advanced CMOS applications
by: Yu, X., et al.
Published: (2014) -
Tuning effective metal gate work function by a novel gate dielectric HfLaO for nMOSFETs
by: Wang, X.P., et al.
Published: (2014) -
Pt-germanide schottky source/drain germanium p-MOSFET with HfO2 gate dielectric and TaN gate electrode
by: Li, R., et al.
Published: (2014)